課程目錄: 嵌入式系統(tǒng)FPGA設(shè)計(jì)簡介培訓(xùn)
4401 人關(guān)注
(78637/99817)
課程大綱:

    嵌入式系統(tǒng)FPGA設(shè)計(jì)簡介培訓(xùn)

 

 

 

 

What's this programmable logic stuff anyway? History and Architecture
What's this programmable logic stuff anyway? In
Module 1 you learn about the history and architecture of programmable logic devices including
Field Programmable Gate Arrays (FPGAs). You will learn how to describe the difference between an
FPGA, a CPLD, an ASSP, and an ASIC, recite the historical development of programmable logic devices;
and design logic circuits using LUTs. Examples will include designs of digital adders and multipliers in FPGAs.
FPGA Design Tool Flow; An Example DesignIn
Module 2 you will install and use sophisticated FPGA design tools to create an example design.
You will learn the steps in the standard
FPGA design flow, how to use Intel Altera’s Quartus Prime Development Suite to create a pipelined multiplier,
and how to verify the integrity of the design using
the RTL Viewer and by simulation using ModelSim.
Using the TimeQuest timing analyzer, you will analyze the timing of your design to achieve timing closure.
FPGA Architectures: SRAM, FLASH, and Anti-fuseFPGAs are programmable,
and the program resides in a memory which determines how the logic and routing in the device is configured.
In Module 3 you will learn the pros and cons of FLASH-based, SRAM-based, and Anti-Fuse based FPGAs.
A survey of modern FPGA architectures will give you the tools to determine which type of
FPGA is the best fit for a design. Architectures will be explored from
the basic core logic cell up to consideration of large Intellectual Property (IP) blocks that are available on many FPGAs.
Programmable logic design using schematic entry design tools
In module 4 you will extend and enhance your design from module 2, completing the design by adding IP blocks,
implementing pin assignments and creating a programming file for
the FPGA. One outcome will be improved design productivity, by use of design techniques like pipelining,
and by the use of system design tools like Qsys,
the system design tool in Quartus Prime.
You will complete a Qsys system design by creating a NIOS II softcore processor design,
which quickly gives you the powerful ability to customize a processor to meet your specific needs.

主站蜘蛛池模板: 亚洲va欧美va国产综合| 丁香五月综合久久激情| 色综合久久中文字幕无码| 色综合天天综合| 婷婷亚洲综合五月天小说| 亚洲人成综合网站7777香蕉| 久久婷婷国产综合精品| 综合三区后入内射国产馆| 欧美日韩国产色综合一二三四 | 亚洲欧洲日产国产综合网| 色婷婷色综合激情国产日韩| 亚洲国产国产综合一区首页| 狠狠色丁香婷婷综合久久来| 欧美综合天天夜夜久久 | 久久久久一级精品亚洲国产成人综合AV区| 色婷婷色综合激情国产日韩| 亚洲第一综合天堂另类专| 五月丁香六月综合欧美在线 | 亚洲AV综合色区无码一区 | 狠狠色狠狠色综合| 久久综合狠狠综合久久综合88| 国产综合欧美| 天天久久狠狠色综合| 成人久久综合网| 久久综合久久鬼色| 欧美综合欧美视频| 久久香综合精品久久伊人| 婷婷五月综合色视频| 国产综合在线观看| 狠狠色狠狠色综合网| 精品综合久久久久久888蜜芽| 久久婷婷综合中文字幕| 亚洲 综合 欧美在线视频| 亚洲成色在线综合网站| 欧美亚洲综合另类成人| 一本一道久久综合狠狠老| 亚洲狠狠综合久久| 国产综合精品一区二区三区| 日日狠狠久久偷偷色综合96蜜桃 | 一本久久a久久精品综合香蕉| 亚洲第一综合色|