課程目錄: 嵌入式系統FPGA設計簡介培訓
4401 人關注
(78637/99817)
課程大綱:

    嵌入式系統FPGA設計簡介培訓

 

 

 

 

What's this programmable logic stuff anyway? History and Architecture
What's this programmable logic stuff anyway? In
Module 1 you learn about the history and architecture of programmable logic devices including
Field Programmable Gate Arrays (FPGAs). You will learn how to describe the difference between an
FPGA, a CPLD, an ASSP, and an ASIC, recite the historical development of programmable logic devices;
and design logic circuits using LUTs. Examples will include designs of digital adders and multipliers in FPGAs.
FPGA Design Tool Flow; An Example DesignIn
Module 2 you will install and use sophisticated FPGA design tools to create an example design.
You will learn the steps in the standard
FPGA design flow, how to use Intel Altera’s Quartus Prime Development Suite to create a pipelined multiplier,
and how to verify the integrity of the design using
the RTL Viewer and by simulation using ModelSim.
Using the TimeQuest timing analyzer, you will analyze the timing of your design to achieve timing closure.
FPGA Architectures: SRAM, FLASH, and Anti-fuseFPGAs are programmable,
and the program resides in a memory which determines how the logic and routing in the device is configured.
In Module 3 you will learn the pros and cons of FLASH-based, SRAM-based, and Anti-Fuse based FPGAs.
A survey of modern FPGA architectures will give you the tools to determine which type of
FPGA is the best fit for a design. Architectures will be explored from
the basic core logic cell up to consideration of large Intellectual Property (IP) blocks that are available on many FPGAs.
Programmable logic design using schematic entry design tools
In module 4 you will extend and enhance your design from module 2, completing the design by adding IP blocks,
implementing pin assignments and creating a programming file for
the FPGA. One outcome will be improved design productivity, by use of design techniques like pipelining,
and by the use of system design tools like Qsys,
the system design tool in Quartus Prime.
You will complete a Qsys system design by creating a NIOS II softcore processor design,
which quickly gives you the powerful ability to customize a processor to meet your specific needs.

主站蜘蛛池模板: 成人亚洲综合天堂| 色婷婷综合久久久久中文字幕| 五月天激激婷婷大综合丁香| 亚洲狠狠综合久久| 综合在线免费视频| 狠狠色丁香久久婷婷综合蜜芽五月| 亚洲精品第一国产综合境外资源| 久久婷婷五月综合97色一本一本 | 日韩欧美国产综合在线播放| 亚洲五月激情综合图片区| 狠狠激情五月综合婷婷俺| 天天色天天综合| 一本久久a久久精品vr综合| 综合国产精品第一页| 亚洲综合网站色欲色欲| 成人伊人亚洲人综合网站222| 久久综合九色综合欧美狠狠| 国产亚洲欧洲Aⅴ综合一区| 欧美在线观看综合国产| 天天干天天色综合| 色老头综合免费视频| 伊人久久综合精品无码AV专区| 丁香婷婷综合网| 亚洲欧美日韩国产综合| 狠狠色丁香婷婷综合久久来| 国产日韩欧美综合| 一本色道久久88综合日韩精品 | 99久久国产亚洲综合精品| 免费精品99久久国产综合精品| 亚洲综合无码AV一区二区| 色综合中文综合网| 色综合综合色综合色综合| 国产色综合天天综合网| 美国十次狠狠色综合| 亚洲日本国产综合高清| 色狠狠久久AV五月综合| 欧美激情综合网| 日本丶国产丶欧美色综合| 激情五月激情综合网| 久久综合噜噜激激的五月天 | 欧美激情综合网|